# Chapter4-1



# The Processor: Datapath and Control (Single-cycle implementation)

臺大電機系 吳安宇教授 Speaker: Wes



## Outline

- 4.1 Introduction
- 4.2 Logic Design Conventions
- 4.3 Building a Datapath
- 4.4 A Simple Implementation Scheme



## Introduction

- Show key issues in creating datapaths and designing controls.
- Design and implement the MIPS instructions including:
  - (1) memory-reference instructions: lw, sw
  - (2) arithmetic-logical instructions: add, sub, and, or, slt
  - (3) branch instructions: beq, j
- Guideline in hardware implementation:
  - (1) Make the common case fast
  - (2) Simplicity favors regularity



## Overview of the implementation (1/3)

- For every instruction, the first two steps are the same:
  - Fetch: Send the Program Counter (PC) to the memory that contains the code (Instruction Fetch)
  - Read registers: Use fields of the instructions to select the registers to read.
    - Load/Store : Read one register
    - Others : Read two registers (R-type)
    - Iw \$\$1, 200(\$\$2)
    - add \$t0, \$s1, \$s2

## Overview of the implementation (2/3)

- Common actions for three instruction types:
  (all instructions use ALU after reading registers)
  - (1) Memory-reference instructions:
    use ALU to calculate "effective address"
    e.g., |w \$t0 offset(\$s5) → compute offset + \$s5
  - (2) Arithmetic-logical instructions:use ALU for opcode execution → add, sub, or, and
  - (3) Branch instructions: use ALU for comparison bne/slt \$s1, \$s2
    - → \$s1-\$s2, and check sign bit of the results



## Overview of the implementation (3/3)

#### After using ALU:

- Memory-reference instructions: need to access the memory containing the data to complete a "load" operation, or "store" a word to that memory location.
- *Arithmetic-logical instructions:* write the result of the ALU back into a destination register.
- Branch instructions: need to change the next instruction address based on the comparison (i.e., change the value of PC)



## Typical Instruction Execution



Note that each step does not necessarily correspond to a clock cycle. These only describe the basic flow of instruction execution. The details vary with instruction type.

### Abstract View of MIPS CPU Implementation (1/3)

 An abstract view of the implementation of the MIPS subset showing the major functional units and the major connections between them.



## Multiplexers (2/3)



# Control Signals (3/3)





## Outline

- 4.1 Introduction
- 4.2 Logic Design Conventions
- 4.3 Building a Datapath
- 4.4 A Simple Implementation Scheme



# **Building a Datapath**

- Basic elements for "access" instructions:
  - (a) Instruction Memory (IM) unit
  - (b) Program Counter (PC): increase by 4 each time
  - (c) Adder: to perform "increase by 4"





# Building a Datapath for PC

 A portion of datapath used for fetching instructions and incrementing the program counter



# Building a Datapath for R-type

- Basic operations for R-type instructions:
  - Function:
    - 1. Read two registers
    - 2. Perform an ALU operation on the contents of registers
    - 3. Write the result back into the destination register
  - Read operation:
    - Input to the "register file" to specify the indices of the TWO registers to be read.
    - 2. Two outputs of the register contents.
  - Write operation:
    - An input to the "register file" to specify the index of the register to be written.
    - 2. An input (from ALU output) to supply the data to be written into the specified register.

# 4

# Building a Datapath

- Elements which we need:
  - (a) **Register file**: a collection of registers in which any register can be read or written by specifying the index of the register in the file.
  - (b) **ALU** (32 bits): operate on the values read from the registers.





### Review of Instruction Format

| Field                        | 0        | rs    | rt    | rd           | shamt | funct |
|------------------------------|----------|-------|-------|--------------|-------|-------|
| Bit positions                | 31:26    | 25:21 | 20:16 | 15:11 10:6 5 |       | 5:0   |
| a. R-type instruction        |          |       |       |              |       |       |
|                              |          |       |       |              |       |       |
| Field                        | 35 or 43 | rs    | rt    | address      |       |       |
| Bit positions                | 31:26    | 25:21 | 20:16 | 15:0         |       |       |
| b. Load or store instruction |          |       |       |              |       |       |
|                              |          |       |       |              |       |       |
| Field                        | 4        | rs    | rt    | address      |       |       |
| Bit positions                | 31:26    | 25:21 | 20:16 | 15:0         |       |       |
| c. Branch instruction        |          |       |       |              |       |       |

FIGURE 4.14 The three instruction classes (R-type, load and store, and branch) use two different instruction formats.

## Datapath for R-type instructions



#### add \$rd, \$rs, \$rt



# Building a Datapath for I-type

- Basic elements for load/store instructions:
  - Data memory unit: read/write data
  - 2. Sign-extend unit: sign-extend the 16-bit offset field in the instruction to a 32-bit signed value.
  - 3. Register file
  - 4. ALU (add "reg" + "offset" to computer the mem address)



-- (3) & (4) are just shown as the previous slide.

# 4

### Datapath for **Iw** instructions



### lw \$rt, 100(\$rs)



## Datapath for **sw** instructions



#### sw \$rt, 100(\$rs)



# 4

## **Branch Instructions**

#### Note:

- The offset field is shifted left 2 bits so that it's a "word offset".
- Branch is taken (taken branch): when the condition is true, the branch target address becomes the new PC.
- Branch isn't taken (untaken branch): the incremented PC (PC+4) replaces the current PC, just as for normal instruction.

#### Operations:

- (1) Compute the branch target address.
- (2) Compare the contents of the two registers.

## Datapath for "beq" Instructions





# Datapath for both Memory and R-type Instructions



# Simple Datapath for All three types of Instructions





## Outline

- 4.1 Introduction
- 4.2 Logic Design Conventions
- 4.3 Building a Datapath
- 4.4 A Simple Implementation Scheme

## Basic Datapath with Control Signals





## Design of ALU control unit

- Depending on the instruction type, the ALU will perform
  - lw/sw: compute the memory address by addition
  - R-type (add, sub, AND,OR, slt): depending on the value of the
    6-bit function field
  - Branch (beq): subtraction (R1-R2)
- ALU control signals:

| ALU control lines | Function         |  |  |  |
|-------------------|------------------|--|--|--|
| 0000              | AND              |  |  |  |
| 0001              | OR               |  |  |  |
| 0010              | add              |  |  |  |
| 0110              | subtract         |  |  |  |
| 0111              | set on less than |  |  |  |
| 1100              | NOR              |  |  |  |

## ALU control for each type of instruction

- Assume 2-bit ALUOp derived from opcode
  - Combinational logic derives ALU control

| Instruction opcode | ALUOp | Instruction operation | Funct<br>field | Desired ALU action  | ALU control input |  |
|--------------------|-------|-----------------------|----------------|---------------------|-------------------|--|
| LW                 |       | load word             | xxxxxx         | add                 | 0010              |  |
| SW                 | 00    | store word            | xxxxxx         | add                 | 0010              |  |
| Branch<br>equal    | 01    | branch equal          | XXXXXX         | subtract            | 0110              |  |
| R-type             |       | add                   | 100000         | add                 | 0010              |  |
| R-type             | 10    | subtract              | 100010         | subtract            | 0110              |  |
| R-type             |       | AND                   | 100100         | and                 | 0000              |  |
| R-type             |       | OR                    | 100101         | or                  | 0001              |  |
| R-type             |       | set on less<br>than   | 101010         | set on less<br>than | 0111              |  |

33



# A Simple Implementation Scheme

The truth table for the three ALU control bits (called Operation)

| ALUOp  |        | Funct field |    |    |    |    |    |                  |
|--------|--------|-------------|----|----|----|----|----|------------------|
| ALUOp1 | ALUOp0 | F5          | F4 | F3 | F2 | F1 | F0 | ALU<br>Operation |
| 0      | 0      | X           | Х  | Х  | Х  | Х  | Х  | 0010             |
| х      | 1      | X           | X  | X  | Х  | Х  | X  | 0110             |
| 1      | X      | X           | X  | 0  | 0  | 0  | 0  | 0010             |
| 1      | X      | X           | Х  | 0  | 0  | 1  | 0  | 0110             |
| 1      | Х      | X           | Х  | 0  | 1  | 0  | 0  | 0000             |
| 1      | X      | X           | Х  | 0  | 1  | 0  | 1  | 0001             |
| 1      | X      | X           | Х  | 1  | 0  | 1  | 0  | 1111             |

## Designing the main control unit

The two instruction classes



- Observations:
  - op field: opcode (bit[31:26], which is called Op[5:0].
  - The two registers to be read are specified by rs & rt (for R-type, beq).
  - Base register (for lw, sw) is rs.
  - 16-bit offset (for lw, sw, beq) is bit[15:0] (also immediate values)
  - The destination register is in one of the two places:
    - lw:rt, bit[20:16]
    - R-type : rd, bit[15:11]

# The Main Control Unit

### Control signals derived from instruction

|                |          |        |                    |    | _    |             | _        |            |
|----------------|----------|--------|--------------------|----|------|-------------|----------|------------|
| R-type         | 0        | rs     | rt                 |    | rd   | shamt       |          | funct      |
|                | 31:26    | 25:21  | 20:16              | 1: | 5:11 | 10:6        | -        | 5:0        |
| Load/<br>Store | 35 or 43 | rs     | rt                 |    |      | addres      | SS       |            |
| Otoro          | 31:26    | 25:21  | 20:16              |    |      | 15:0        |          |            |
| Branch         | 4        | rs     | rt                 |    |      | addres      | SS       |            |
|                | 31:26    | 25:21  | 20:16              |    |      | 15:0        | <b>†</b> |            |
|                |          |        |                    | '  | //   |             | /        |            |
|                | opcode   | always | read,              |    |      | e for       | S        | ign-extend |
|                |          | read   | except<br>for load |    |      | ype<br>load |          | and add    |

# **Datapath With Control**



# Effect of the 7 control signals

| Signal name | Effect when deasserted(0)                                                                  | Effect when asserted(1)                                                                                 |
|-------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegDst      | The register destination number for the Write register comes from the rf field(bits20-16). | The register destination number for the Write register comes from the rd field(bits15-11).              |
| RegWrite    | None                                                                                       | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2).           | The second ALU operand is the sign-extend, lower 16 bits of the instruction.                            |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4.           | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead     | None                                                                                       | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite    | None                                                                                       | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.                         | The value fed to the register Write data input comes from the data memory.                              |



## Operation for R-type instruction

The 4 steps of the operation for R-type instruction

R-type:



#### add \$t1, \$t2, \$t3

Fetch instruction and increment PC

(Instr=Memory[PC]; 
$$PC = PC + 4$$
)

- Read registers ( Reg1=Reg[rs], Reg2=Reg[rt] )
- Run the ALU operation ( Result = Reg1 ALUop Reg2 )
- Store the result into Register File ( Reg[rd] = Result )

# R-Type Instruction



# 4

## Operation for "load" instruction

- The 5 steps of the operation for "load" instruction
  - I-type:



#### *lw \$t1, offset(\$t2)*

Fetch instruction and increment PC

```
(Instr=Memory[PC]; PC = PC + 4)
```

- Read registers ( temp = Reg[rs] , only one register is read)
- Address computing (Result = temp + sign-extend(Instr[15-0]))
- Load data from memory ( Data = Memory[Result] )
- Store data into Register File (Reg[rt] = Data)

#### **Load Instruction**





#### Operation for "store" instruction

- The 4 steps of the operation for "store" instruction
  - I-type:



#### sw \$t1, offset(\$t2)

Fetch instruction and increment PC

(Instr=Memory[PC]; 
$$PC = PC + 4$$
)

- Read two registers ( Reg1=Reg[rs], Reg2=Reg[rt] )
- Address computing (Result = Reg1 + sign-extend(Instr[15-0]))
- Store data into memory ( Memory[Result] = Reg2 )

### Operation for "beq" instruction

- The 3 steps of the operation for "beq" instruction
  - I-type:



#### beq \$t1, \$t2, offset

Fetch instruction and increment PC

(Instr=Memory[PC]; 
$$PC = PC + 4$$
)

- Read two registers ( Reg1=Reg[rs], Reg2=Reg[rt] )
  - Compute branch target address ( Result = PC + ( sign-extend (Instr[15-0] << 2 ) ) )</p>
  - Run the ALU operation ( Result = Reg1 minus Reg2 )
- Observe "zero" to branch or not

# Branch-on-Equal Instruction





### Control Unit Design

 The setting of the control lines is completed by the "opcode" field (op[5:0]) of the instruction.

| Instruction | RegDst | ALUSrc | Memto-<br>Req | _ |   |   |   | ALUOp1 | ALUp0 |
|-------------|--------|--------|---------------|---|---|---|---|--------|-------|
| R-format    | 1      | 0      | 0             | 1 | 0 | 0 | 0 | 1      | 0     |
| lw          | 0      | 1      | 1             | 1 | 1 | 0 | 0 | 0      | 0     |
| SW          | X      | 1      | Х             | 0 | 0 | 1 | 0 | 0      | 0     |
| beq         | (x)    | 0      | Х             | 0 | 0 | 0 | 1 | 0      | 1     |

Note this table can be further simplified. (e.g. Branch is the same as ALUop0)



### Finalizing the control signals

| Input/output | Signal name | R-format | lw | sw | beq |
|--------------|-------------|----------|----|----|-----|
| Inputs       | Op5         | 0        | 1  | 1  | 0   |
|              | Op4         | 0        | 0  | 0  | 0   |
|              | Ор3         | 0        | 0  | 1  | 0   |
|              | Op2         | 0        | 0  | 0  | 1   |
|              | Op1         | 0        | 1  | 1  | 0   |
|              | ОрО         | 0        | 1  | 1  | 0   |
| Outputs      | RegDst      | 1        | 0  | x  | X   |
|              | ALUSrc      | 0        | 1  | 1  | 0   |
|              | MemtoReg    | 0        | 1  | x  | x   |
|              | RegWrite    | 1        | 1  | 0  | 0   |
|              | MemRead     | 0        | 1  | 0  | 0   |
|              | MemWrite    | 0        | 0  | 1  | 0   |
|              | Branch      | 0        | 0  | 0  | 1   |
|              | ALUOp1      | 1        | 0  | 0  | 0   |
|              | ALUOp0      | 0        | 0  | 0  | 1   |



# Datapath for "Jump"

- "Jump" operation: (opcode = 000010)
  - Replace a portion of the PC(bit 27-0) with the lower 26 bits of the instruction shifted left by 2 bits.
  - The shift operation is accomplished by simple concatenating "00" to the jump offest.



## Implementing "Jumps"



# Single-cycle MIPS Implementation with 4 Instructions





### Single-cycle implementation

Why a single-cycle implementation isn't used today?



- Long cycle time for each instruction (load takes longest time)
- All instructions take as much time as the slowest one



#### Performance of single-cycle implementation

#### Example:

- Assumption:
  - Memory units: 200 ps
  - ALU and adders : 100 ps
  - Register file ( read / write) : 50 ps
  - Multiplexers, control unit, PC accesses, sign extension unit, and wires have no delay.
  - The instruction mix: 25% loads, 10% stores, 45% ALU instructions, 15% branches, 5% jumps.
- Problem: which one would be faster and by how much?
  - (1) Fixed clock cycle
  - (2) Variable-length clock cycle

#### Performance of single-cycle implementation

#### Answer:

The critical path for the different instruction classes:

| Instruction class | Functional units used by the instruction class |                 |     |                 |                 |  |  |
|-------------------|------------------------------------------------|-----------------|-----|-----------------|-----------------|--|--|
| R-type            | Instruction fetch                              | Register access | ALU | Register access |                 |  |  |
| Load word         | Instruction fetch                              | Register access | ALU | Memory access   | Register access |  |  |
| Store word        | Instruction fetch                              | Register access | ALU | Memory access   |                 |  |  |
| Branch            | Instruction fetch                              | Register access | ALU |                 |                 |  |  |
| Jump              | Instruction fetch                              |                 |     |                 |                 |  |  |

Compute the require length for each instruction class:

| Instruction class | Instruction memory | Register<br>read | ALU<br>operation | Data<br>memory | Register<br>write | Total  |
|-------------------|--------------------|------------------|------------------|----------------|-------------------|--------|
| R-type            | 200                | 50               | 100              | 0              | 50                | 400 ps |
| Load word         | 200                | 50               | 100              | 200            | 50                | 600 ps |
| Store word        | 200                | 50               | 100              | 200            |                   | 550 ps |
| Branch            | 200                | 50               | 100              | 0              |                   | 350 ps |
| Jump              | 200                |                  |                  |                |                   | 200 ps |